INSTRUMENTS Data sheet acquired from Harris Semiconductor SCHS052B – Revised June 2003

EXAS

### CMOS Analog Multiplexers/Demultiplexers

High-Voltage Types (20-Volt Rating)

CD4067B - Single 16-Channel Multiplexer/Demultiplexer CD4097B - Differential 8-Channel Multiplexer/Demultiplexer

#### CD4067B and CD4097B CMOS

analog multiplexers/demultiplexers\* are digitally controlled analog switches having low ON impedance, low OFF leakage current, and internal address decoding. In addition, the ON resistance is relatively constant over the full input-signal range.

The CD4067B is a 16-channel multiplexer with four binary control inputs, A,B,C,D, and an inhibit input, arranged so that any combination of the inputs selects one switch.

The CD4097B is a differential 8-channel multiplexer having three binary control inputs A, B, C, and an inhibit input. The inputs permit selection of one of eight pairs of switches.

A logic "1" present at the inhibit input turns all channels off.

The CD4067B and CD4097B types are supplied in 24-lead hermetic dual-in-line ceramic packages (F3A suffix), 24-lead dual-in-line plastic packages (E suffix), 24-lead small-outline packages (M, M96, and NSR suffixes), and 24-lead thin shrink small-outline packages (P and PWR suffixes).

\*When these devices are used as demultiplexers, the channel in/out terminals are the outputs and the common out/in terminals are the inputs.

### Recommended Operating Conditions at $T_A \approx 25^{\circ}C$ (Unless Otherwise Specified)

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges. Values shown apply to all types except as noted.

| <b>Characteristic</b>                                                  | Min.   | Max. | Units          |
|------------------------------------------------------------------------|--------|------|----------------|
| Supply-Voltage Range<br>(T <sub>A</sub> =Full Package-<br>Temp. Range) | :<br>3 | 18   | v              |
| Multiplexer Switch Input<br>Current Capability                         | -      | 25   | mA             |
| Output Load Resistance                                                 | 100    |      | $\cdot \Omega$ |

#### NOTE:

In certain applications, the external load-resistor current may include both  $V_{DD}$  and signal-line components. To avoid drawing  $V_{DD}$  current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8 volt (calculated from R<sub>ON</sub> values shown in ELECTRICAL CHARAC-TERISTICS CHART). No  $V_{DD}$  current will flow through  $R_{\rm L}$  if the switch current flows into terminal 1 on the CD4067; terminals 1 and 17 on the CD4097.

#### Features:

- Low ON resistance: 125 Ω (typ.) over 15
  V<sub>p-p</sub> signal-input range for V<sub>DD</sub>-V<sub>SS</sub>=15 V
- High OFF resistance: channel leakage of ±10 pA (typ.) @ VDD-VSS=10 V
- Matched switch characteristics: RON=5 Ω (typ.) for VDD-VSS=15 V
- Very low quiescent power dissipation under all digital-control input and supply conditions: 0.2 µW (typ.) @ VDD-VSS=10 V
- Binary address decoding on chip
- 5-V, 10-V, and 15-V parametric ratings
- 100% tested for quiescent current at 20 V
- Standardized symmetrical output characteristics
- Maximum input current of 1 μA at 18 V over full package temperature range; 100 nA at 18 V and 25°C
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Analog and digital multiplexing and demultiplexing
- A/D and D/A conversion
- Signal gating



Vee

CHANNEL

N/OUT

-10

19 -12

15) INHIBI

c

D

21

20 -1

18 - 13

17 --- 14

13

9205-24978

EL TOP VIEW CD4067B TERMINAL ASSIGNMENT





V<sub>DD</sub>=24 V<sub>SS</sub>=12 92CS-2492 Fig. 1 - CD4067 functional diagram.

#### IN/OUT Y IN/OUT IN/OUT

| CD4097 TRUTH TABLE |   |   |     |                     |  |  |  |  |  |  |  |
|--------------------|---|---|-----|---------------------|--|--|--|--|--|--|--|
| A                  | B | с | Inh | Selected<br>Channel |  |  |  |  |  |  |  |
| х                  | X | х | 1   | None                |  |  |  |  |  |  |  |
| 0                  | 0 | 0 | 0   | 0X, 0Y              |  |  |  |  |  |  |  |
| 1                  | 0 | 0 | 0   | 1X, 1Y              |  |  |  |  |  |  |  |
| 0                  | 1 | 0 | 0   | 2X, 2Y              |  |  |  |  |  |  |  |
| 1                  | 1 | 0 | 0   | 3X, 3Y              |  |  |  |  |  |  |  |
| 0                  | 0 | 1 | 0   | 4X, 4Y              |  |  |  |  |  |  |  |
| 1                  | 0 | 1 | 0   | 5X, 5Y              |  |  |  |  |  |  |  |
| 0                  | 1 | 1 | 0   | 6X, 6Y              |  |  |  |  |  |  |  |
| 1                  | 1 | 1 | 0   | 7X, 7Y              |  |  |  |  |  |  |  |

Copyright © 2003, Texas Instruments Incorporated

### CD4067 TRUTH TABLE

|   | A      | в | с | D | Inh | Selected<br>Channel |
|---|--------|---|---|---|-----|---------------------|
|   | X<br>0 | Х | X | x | 1   | None                |
|   | 0      | 0 | 0 | 0 | 0   | 0                   |
|   | 1      | 0 | 0 | 0 | .0. | 1                   |
|   | 0      | 1 | 0 | 0 | 0   | 2                   |
|   | 1      | 1 | 0 | 0 | 0   | 3                   |
|   | 0      | 0 | 1 | 0 | 0   | 4 -                 |
|   | 1      | 0 | 1 | 0 | 0   | 5                   |
|   | 0      | 1 | 1 | 0 | 0   | 6                   |
|   | 1      | 1 | 1 | 0 | 0   | .7                  |
| i | 0      | 0 | 0 | 1 | 0   | 8                   |
|   | 1      | 0 | 0 | 1 | 0   | 9                   |
|   | 0      | 1 | 0 | 1 | 0   | 10                  |
|   | 1      | 1 | 0 | 1 | 0   | 11                  |
|   | 0      | 0 | 1 | 1 | 0   | 12                  |
|   | 1      | 0 | 1 | 1 | 0   | 13                  |
|   | 0      | 1 | 1 | 1 | 0   | 14                  |
|   | 1      | 1 | 1 | 1 | 0   | 15                  |

|           |        | 3-171              |
|-----------|--------|--------------------|
| published | by WWW | <b>.SKYTECH.IR</b> |

đ

- 9

9205-27320

75 10

9205-27327

92CS-27329

### **ELECTRICAL CHARACTERISTICS**

1997) 1997 - 1997 1997 - 1997

ante de la composición de la composicinde la composición de la composición de la composición de la com



Determined by minimum feasible leakage measurement for automatic testing.

Fig. 6-Typical ON resistance vs. input signal voltage (all types).

9205-27330

-2.5 0 2.5 5 7

INPUT SIGNAL VOLTAGE (VIS) - V

CHANNEL 100

ş

j t

p

10 -75 -5 -

### 3-172 published by WWW.SKYTĚČ

### ELECTRICAL CHARACTERISTICS (Cont'd)

| CHARAC-<br>TERISTIC                        |                              | CONDITION                                                     | LIMITS AT INDICATED TEMPERATURES |      |      |     |      |      | Units             |       |    |
|--------------------------------------------|------------------------------|---------------------------------------------------------------|----------------------------------|------|------|-----|------|------|-------------------|-------|----|
|                                            | Vis                          | ∨ <sub>ss</sub>                                               | VDD                              | -55  | -40  | +85 | +125 |      | +25               | ····· |    |
| _                                          | (V)                          | (V)                                                           | (V)                              |      |      |     |      | Min. | Тур.              | Max.  |    |
| Input<br>Current,<br>I <sub>IN</sub> Max.  | V <sub>IN</sub> = 0, 18 V 18 |                                                               |                                  | ±0.1 | ±0.1 | ±1  | ±1   |      | ±10 <sup>-5</sup> | ±0.1  | μΑ |
| Propagation<br>Delay Time:<br>Address or   |                              | KΩ,CL <sup>=</sup><br>t <sub>r</sub> ,t <sub>f</sub> =20 ns   |                                  |      |      |     |      |      |                   |       |    |
| Inhibit-to-                                |                              | 0                                                             | 5                                | -    |      |     | -    | _    | 325               | 650   |    |
| Signal OUT<br>(Channel                     |                              | 0                                                             | 10                               |      | -    | -   | -    | -    | 135               | 270   | ns |
| turning ON)                                |                              | 0                                                             | 15                               | -    | _    | -   |      |      | 95                | 190   |    |
| Address or<br>Inhibit-to-                  |                              | 0 Ω,C <sub>L</sub> =<br>t <sub>r</sub> ,t <sub>f</sub> =20 ns |                                  |      |      |     |      |      |                   |       |    |
| Signal OUT<br>(Channel                     |                              | 0                                                             | 5                                | -    | -    | `   | -    | ~    | 220               | 440   |    |
| turning                                    |                              | 0                                                             | 10                               | -    | -    |     |      | _    | 90                | 180   | ns |
| OFF)                                       |                              | 0                                                             | 15                               | -    |      | - / | -    | -    | 65                | 130   |    |
| Input<br>Capaci-<br>tance, C <sub>IN</sub> | Any Ad<br>Inhibit            | ddress or<br>Input                                            |                                  |      | I    | -   | -    |      | 5                 | 7.5   | ρF |

#### **TEST CIRCUITS**



21 6

20 15 ١ŧ

ιe 15

13 CD409

9205-27332

i٥



#### MAXIMUM RATINGS, Absolute-Maximum Values:



Fig. 8—Input voltage-measure <2 µA on all OFF channels (e.g., channel 12).



### Fig. 9-OFF channel leakage current-all channels OFF.



inhibit input to signal output (e.g. measured

on channel 1).

Fig. 11- Turn-on and turn-off propagation delay-address select input to signal output (e.g. measured on channel 0).

### CD4067B, CD4097B Types



Fig. 18-24-to-1 MUX Addressing

## published by WWW.SKYTECH.IR

COMMERCIAL CMOS HIGH VOLTAGE ICs

### CD4067B, CD4097B Types

#### SPECIAL CONSIDERATIONS

In applications where separate power sources are used to drive VDD and the signal inputs, the VDD current capability should exceed VDD/RL (RL=effective external load). This provision avoids permanent current flow or clamp action on the VDD supply when power is applied or removed from the CD4067B or CD4097B.

When switching from one address to another, some of the ON periods of the channels of the multiplexers will overlap momentarily, which may be objectionable in certain applications. Also when a channel is turned on or off by an address input, there is a momentary conductive path from the channel to VSS, which will dump some charge from any capacitor connected to the input or output of the channel. The inhibit input turning on a channel will similarly dump some charge to VSS.

The amount of charge dumped is mostly a function of the signal level above VSS. Typically, at  $V_{DD}-V_SS=10$  V, a 100-pF

capacitor connected to the input or output of the channel will lose 3-4% of its voltage at the moment the channel turns on or off. This loss of voltage is essentially independent of the address or inhibit signal transition time, if the transition time is less than 1-2  $\mu$ s. When the inhibit signal turns a channel off, there is no charge dumping to VSS. Rather, there is a slight rise in the channel voltage level (65 mV typ.) due to capacitive coupling from inhibit input to channel input or output. Address inputs also couple some voltage steps onto the channel signal levels.

In certain applications, the external loadresistor current may include both VDD and signal-line components. To avoid drawing VDD current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8 volt (calculated from RON values shown in ELECTRICAL CHARACTERIS-TICS CHART). No VDD current will flow through RL if the switch current flows into terminal 1 on the CD4007B, terminals 1 and 17 on the CD4097B.



Dimensions and pad layout for CD4067BH.

Dimensions and pad layout for CD4097BH,

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .



6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| CD4067BF         | ACTIVE | CDIP         | J                  | 24   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | CD4067BF                | Samples |
| CD4067BF3A       | ACTIVE | CDIP         | J                  | 24   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | CD4067BF3A              | Samples |
| CD4067BM         | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4067BM                | Samples |
| CD4067BM96       | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM | -55 to 125   | CD4067BM                | Samples |
| CD4067BM96E4     | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4067BM                | Samples |
| CD4067BM96G4     | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4067BM                | Samples |
| CD4067BPW        | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CM067B                  | Samples |
| CD4067BPWG4      | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CM067B                  | Samples |
| CD4067BPWR       | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CM067B                  | Samples |
| CD4097BF         | ACTIVE | CDIP         | J                  | 24   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | CD4097BF                | Samples |
| CD4097BM         | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4097BM                | Samples |
| CD4097BME4       | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4097BM                | Samples |
| CD4097BMG4       | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4097BM                | Samples |
| CD4097BPW        | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CM097B                  | Samples |
| CD4097BPWR       | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | E NIPDAU C       | Level-1-260C-UNLIM | -55 to 125   | CM097B                  | Samples |
| CD4097BPWRE4     | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CM097B                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

### published by WWW.SKYTECH.IR

Addendum-Page 1



www.ti.com

6-Feb-2020

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF CD4067B, CD4067B-MIL, CD4097B, CD4097B-MIL :

published by WWW.SKYTECH.IR

• Catalog: CD4067B, CD4097B

Military: CD4067B-MIL, CD4097B-MIL

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

Addendum-Page 2

ELECTRONIC



www.ti.com

### PACKAGE OPTION ADDENDUM

6-Feb-2020

• Military - QML certified for Military and Defense Applications



Addendum-Page 3

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments



Pack Materials-Page 1

www.ti.com

TEXAS INSTRUMENTS

### PACKAGE MATERIALS INFORMATION

17-Jul-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4067BM96   | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD4067BM96G4 | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD4067BPWR   | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| CD4097BPWR   | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |



Pack Materials-Page 2

DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.

TEXAS INSTRUMENTS www.ti.com

### LAND PATTERN DATA



E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

### **MECHANICAL DATA**

MCDI004A - JANUARY 1995 - REVISED NOVEMBER 1997

### **CERAMIC DUAL-IN-LINE PACKAGE**

24 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin).

D. This package can be hermetically sealed with a ceramic lid using glass frit.

E. Index point is provided on cap for terminal identification.



### J (R-GDIP-T\*\*)

### **PW0024A**



### **PACKAGE OUTLINE**

### **TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.

### PW0024A

### **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

### PW0024A

### **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

